

# Designing Reliable and Efficient Networks on Chips



[Designing Reliable and Efficient Networks on Chips](#) [下载链接1](#)

著者:Srinivasan Murali

出版者:

出版时间:

装帧:

isbn:9781402097560

About this book

Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.

Written for:

System level architects and designers, communication architecture/interconnect designers, design automation engineers, also of general interest to designers working in related fields, such as sensor, body area and automotive networks

Keywords:

- \* Design
- \* Networks on Chips
- \* Reliability
- \* Systems on Chips
- \* Topology

作者介绍:

CTO at iNoCs

目录:

[Designing Reliable and Efficient Networks on Chips](#) [下载链接1](#)

标签

评论

---

[Designing Reliable and Efficient Networks on Chips 下载链接1](#)

书评

---

[Designing Reliable and Efficient Networks on Chips 下载链接1](#)